# GF22: 1.8V Support: Power



## Libraries

| Name                       | Process | Form Factor   |
|----------------------------|---------|---------------|
| RGO_GF22_18V18_ULL_25C_SPT | FDX_ULL | Staggered CUP |
| RGO_GF22_18V18_ULL_45C_SPT | FDX_ULL | Inline CUP    |

## Summary

The 1.8V Support: Power **ultra low leakage** library provides a full complement of cells to support the assembly of a complete pad ring by abutment. It is supplied as a standard addition to the ultra low leakage GPIO libraries and other ultra low leakage I/O library offerings from Aragio Solutions that use a compatible pad ring bus structure.

These 22nm libraries are available in inline and staggered CUP wire bond implementations with a flip chip option.

The included rail splitter allows multiple power domains to be isolated in the same pad ring while maintaining continuous VDD/VSS for robust ESD protection.

## ESD Protection:

- JEDEC compliant
  - 2KV ESD Human Body Model (HBM)
  - 500 V ESD Charge Device Model (CDM)
    - 750V corner pin C4B package classification achieved by following key design priorities

## Latch-up Immunity:

- JEDEC compliant
  - $\circ$  Tested to I-Test criteria of  $\pm 100$ mA @ 125°C

# **Cell Size & Form Factor**

# Staggered (pad-limited) – $30\mu m \times 79\mu m$



# Inline (core-limited) - 48µm x 48µm



| Cell List                 |                             |
|---------------------------|-----------------------------|
| Name                      | Description                 |
| Digital Pads *            |                             |
| STx_IN_001_18V_NC         | Input-only buffer           |
| I/O Power / Ground Pads * | •                           |
| PWx_VD_PD0_18V            | I/O power (DVDD) with POC   |
| PWx_VD_RDO_18V            | I/O power (DVDD)            |
| PWx_VS_RDO_18V            | I/O ground (DVSS)           |
| PWx_VS_DRC_18V            | Common ground with I/O ESD  |
| Core Power / Ground Pade  | *                           |
| PWx_VD_RCD_10V            | Core power (VDD)            |
| PWx_VS_RCD_10V            | Core ground (VSS)           |
| PWx_VS_DRC_10V            | Common ground with Core ESD |
| Analog Pads *             |                             |
| ANx_BI_DWR_18V            | 1.8V Analog Input cell      |
| ANx_BI_DWR_10V            | 0.8V Analog Input cell      |
| Analog Power / Ground Pa  | ıds *                       |
| PWx_VD_ANA_10V            | Analog power (AVDD) 0.8V    |
| PWx_VS_ANA_10V            | Analog ground (AVSS)        |
| PWx_VD_ANA_18V            | Analog power (ADVDD) 1.8V   |
| PWx_VS_ANA_18V            | Analog ground (ADVSS)       |
| Support Pads              |                             |
| SPx_CO_000_18V            | Corner cell (rail splitter) |
| SPx_CO_001_18V            | Corner cell (continuous)    |
| SPx_SP_000_18V            | 0.1µm spacer                |
| SPx_SP_001_18V            | 1µm spacer                  |
| SPx_SP_005_18V            | 5µm spacer                  |
| SPx_SP_010_18V            | 10µm spacer                 |
| SPx_RS_005_18V            | Rail splitter               |

\* Vertical-only (\_V) and horizontal only(\_H) variants provided Cell names / descriptions abbreviated

# Staggered CUP Cells

| etaggerea eer eene |                   |
|--------------------|-------------------|
| CUP_GF22_44X44_IN  | 44µm X 44µm Inner |
| CUP_GF22_44X44_OUT | 44µm X 44µm Outer |
| CUP_GF22_FC        | Flip chip cell    |
|                    |                   |

## **Inline CUP Cells**

| CUP_GF22_44X44_ULL_INLINE | 44µm X 44µm Inline |
|---------------------------|--------------------|
| CUP_GF22_FC_INLINE        | Flip chip cell     |

**GF22: 1.8V Support: Power** 



# **Recommended operating conditions**

|                   | Description          | Min                    | Nom | Max                    | Units |
|-------------------|----------------------|------------------------|-----|------------------------|-------|
| $V_{VDD}$         | Core supply voltage  | 0.81                   | 0.9 | 0.945                  | V     |
|                   |                      | 0.72                   | 0.8 | 0.88                   | V     |
| V <sub>DVDD</sub> | I/O supply voltage   | 1.62                   | 1.8 | 1.98                   | V     |
|                   |                      | 1.35                   | 1.5 | 1.65                   | V     |
|                   |                      | 1.08                   | 1.2 | 1.32                   | V     |
| TJ                | Junction temperature | -40                    | 25  | 125                    | °C    |
| Vpad              | Voltage at PAD       | V <sub>DVSS</sub> -0.3 | -   | V <sub>DVDD</sub> +0.3 | V     |

## **Characterization Corners**

| Nominal VDD    | Model | VDD     | <b>DVDD</b> <sup>[1]</sup> | Temperature |
|----------------|-------|---------|----------------------------|-------------|
| 0.8V           | FFG   | +10%    | +10%                       | -40°C       |
|                | FFG   | +10%    | +10%                       | 125°C       |
|                | TT    | nominal | nominal                    | 25°C        |
|                | TT    | nominal | nominal                    | 85°C        |
|                | SSG   | -10%    | -10%                       | -40°C       |
|                | SSG   | -10%    | -10%                       | 125°C       |
| 0.9V Overdrive | FFG   | +5%     | +10%                       | -40°C       |
|                | FFG   | +5%     | +10%                       | 125°C       |
|                | TT    | nominal | nominal                    | 25°C        |
|                | TT    | nominal | nominal                    | 85°C        |
|                | SSG   | -10%    | -10%                       | -40°C       |
|                | SSG   | -10%    | -10%                       | 125°C       |

[1] DVDD = 1.2V, 1.5V & 1.8V

#### © 2011-2020 Aragio Solutions. All rights reserved.

Information in this document is subject to change without notice. Aragio Solutions may have patents, patent applications, trademarks, copyrights or other intellectual property rights covering subject matter in this document. Except as expressly provided in any written license agreement from Aragio, the furnishing of this document does not give you any license to the patents, trademarks, copyrights, or other intellectual property.

Published by:

 Aragio Solutions

 2201 K Avenue

 Section B Suite 200

 Plano, TX 75074-5918

 Phone:
 (972) 516-0999

 Fax:
 (972) 516-0998

 Web:
 http://www.aragio.com/

While every precaution has been taken in the preparation of this book, the publisher assumes no responsibility for errors or omissions, or for damages resulting from the use of the information contained herein. This document may be reproduced and distributed in whole, in any medium, physical or electronic, under the terms of a license or nondisclosure agreement with Aragio.

Printed in the United States of America